Sr Member Technical Staff – Logic Design Engineering

Sr Member Technical Staff – Logic Design Engineering Job Description Template

Our company is looking for a Sr Member Technical Staff – Logic Design Engineering to join our team.

Responsibilities:

  • Generating soft-macros (RTL) to be used in test-chip/product designs;
  • Support Customer integration activities;
  • Be a technical digital design lead for the PHY IP’s;
  • Define or participate in micro-architecture definition and drive for power, performance and area (PPA) targets/enhancements;
  • Must be a team player with good written and verbal communication skills;
  • Own the design and methodology for execution on multiple IP’s on multiple technology nodes;
  • Support Protocol validation activities;
  • Develop micro-architecture and RTL design for digital components for DDR memory buffer products;
  • Setup and analysis of lint, synthesis, timing closure and DFT reports;
  • Develop micro-architecture and RTL design for digital components for serdes IPs and testchips;
  • Must be self-motivated and detail-oriented and have the ability to work with cross functional and globally dispersed teams;
  • Setup and analysis of lint, synthesis, timing and DFT reports.

Requirements:

  • Experience in cross interaction with verification, DFT and physical design teams;
  • Knowledge of DDR interfaces is a strong plus;
  • Experience working with multiple clock domains;
  • Knowledge of serdes technology such as – PCI Express, Ethernet, USB is a plus;
  • 5 to 12 Years of Digital Logic Design experience;
  • Experience with synthesis flow;
  • Driving design flows and overall methodology;
  • Electrical/Electronic Engineering with at least 5+ years of experience in Logic design, Micro architecture definition, RTL design and STA;
  • Experience in leading both IP design and TestChip/SoC integration;
  • Experience working with multiple clock domains, high speed designs;
  • Experience coding within Verilog and/or System Verilog along with scripting languages such as Perl, Tcl, or Python;
  • Experience with synthesis flow, hands on timing closure, ECO iterations;
  • Experience in leading projects to deliver high-speed, high-performance IP design over advance technology nodes;
  • Hands on experience on Lint/CDC, SDC ownership and qualification, Timing ECO iterations, debugging in mixed-signal simulation environment, etc;
  • MS/M-Tech degree in electronics/VLSI or B.E/B-Tech in electronics engineering with strong relevant experience.